UVM Test [uvm\_test] about:blank

# UVM Test [uvm\_test]

Build a derivative test that launches a different sequence -> only run\_phase is required but

want to run the previous derived sequence on different config of env. in this case we have another derivative test of the previous class and define its build\_phase in a different way

### What is a testcase?

A **testcase** is a pattern to check and verify specific features and functionalities of a design. A verification plan lists all the features and other functional items that needs to be verified, and the tests needed to cover each of them.

A lot of different tests, hundreds or even more, are typically required to verify complex designs.

Instead of writing the same code for different testcases, we put the entire testbench into a container called an Environment, and use the same environment with a different configuration for each test. Each testcase can override, tweak knobs, enable/disable agents, change variable values in the configuration table and run different sequences on many sequencers in the verification environment.



# Steps to write a UVM Test

1. Create a custom class inherited from uvm test, register it with factory and call function new

// Step 1: Declare a new class that derives from "uvm\_test"

```
// my_test is user-given name for this class that has been derived from "uvm_test"
class my_test extends uvm_test;

// [Recommended] Makes this test more re-usable
   `uvm_component_utils (my_test)

// This is standard code for all components
  function new (string name = "my_test", uvm_component parent = null);
    super.new (name, parent);
  endfunction

// Code for rest of the steps come here
endclass
```

### 2. Declare other environments and verification components and build them

```
// Step 2: Declare other testbench components - my env and my cfg are assumed to be
defined
                                      // Testbench environment that contains other
     my env
             m top env;
agents, register models, etc
             m cfg0;
                                      // Configuration object to tweak the
      my cfg
environment for this test
     // Instantiate and build components declared above
     virtual function void build phase (uvm phase phase);
         super.build phase (phase);
        // [Recommended] Instantiate components using "type_id::create()" method
instead of new()
         m_top_env = my_env::type_id::create ("m_top_env", this);
                  = my cfg::type id::create ("m cfg0", this);
        // [Optional] Configure testbench components if required, get virtual
interface handles, etc
         set cfg params ();
         // [Recommended] Make the cfg object available to all components in
environment/agent/etc
         uvm config db #(my cfg) :: set (this, "m top env.my agent", "m cfg0",
m cfq0);
     endfunction
```

#### 3. Print UVM topology if required

```
// [Recommended] By this phase, the environment is all set up so its good to just
```

```
print the topology for debug
    virtual function void end_of_elaboration_phase (uvm_phase phase);
        uvm_top.print_topology ();
    endfunction
```

#### 4. Start a virtual sequence

```
// Start a virtual sequence or a normal sequence for this particular test
virtual task run_phase (uvm_phase phase);

// Create and instantiate the sequence
my_seq m_seq = my_seq::type_id::create ("m_seq");

// Raise objection - else this test will not consume simulation time*
phase.raise_objection (this);

// Start the sequence on a given sequencer
m_seq.start (m_env.seqr);

// Drop objection - else this test will not finish
phase.drop_objection (this);
endtask
```

### How to run a UVM test

A test is usually started within testbench top by a task called run test.

This global task should be supplied with the name of user-defined UVM test that needs to be started. If the argument to run\_test is blank, it is necessary to specify the testname via command-line options to the simulator using +UVM TESTNAME.

```
// Specify the testname as an argument to the run_test () task
initial begin
  run_test ("base_test");
end
```

Definition for run test is given below.

```
// This is a global task that gets the UVM root instance and
// starts the test using its name. This task is called in tb_top
task run_test (string test_name="");
  uvm_root top;
  uvm_coreservice_t cs;
  cs = uvm_coreservice_t::get();
  top = cs.get root();
```

UVM Test [uvm\_test] about:blank

```
top.run_test(test_name);
endtask
```

# How to run any UVM test

This method is preferred because it allows more flexibility to choose different tests without modifying testbench top every time you want to run a different test. It also avoids the need for recompilation since contents of the file is not updated.

If +UVM\_TESTNAME is specified, the UVM factory creates a component of the given test type and starts its phase mechanism. If the specified test is not found or not created by the factory, then a fatal error occurs. If no test is specified via command-line and the argument to the run\_test() task is blank, then all the components constructed before the call to  $run_test()$  will be cycled through their simulation phases.

```
// Pass the DEFAULT test to be run if nothing is provided through command-line
initial begin
    run_test ("base_test");
    // Or you can leave the argument as blank
    // run_test ();
end

// Command-line arguments for an EDA simulator
$> [simulator] -f list +UVM_TESTNAME=base_test
```

## **UVM Base Test Example**

In the following example, a custom test called base\_test that inherits from uvm\_test is declared and registered with the factory.

Testbench environment component called m\_top\_env and its configuration object is created during the build\_phase and setup according to the needs of the test. It is then placed into the configuration database using uvm\_config\_db so that other testbench components within this environment can access the object and configure sub components accordingly.

```
// Step 1: Declare a new class that derives from "uvm_test"
class base_test extends uvm_test;

    // Step 2: Register this class with UVM Factory
    `uvm_component_utils (base_test)

// Step 3: Define the "new" function
function new (string name, uvm_component parent = null);
    super.new (name, parent);
endfunction
```

```
// Step 4: Declare other testbench components
                                  // Testbench environment
  my env m top env;
                                  // Configuration object
  my cfg m cfg0;
  // Step 5: Instantiate and build components declared above
  virtual function void build phase (uvm phase phase);
      super.build phase (phase);
     // [Recommended] Instantiate components using "type id::create()" method
instead of new()
     m top env = my env::type id::create ("m top env", this);
               = my cfg::type id::create ("m cfg0", this);
     // [Optional] Configure testbench components if required
      set cfq params ();
     // [Optional] Make the cfg object available to all components in
environment/agent/etc
      uvm config db #(my cfg) :: set (this, "m top env.my agent", "m cfg0",
m cfq0);
  endfunction
  // [Optional] Define testbench configuration parameters, if its applicable
  virtual function void set cfg params ();
      // Get DUT interface from top module into the cfg object
      if (! uvm config db #(virtual dut if) :: get (this, "", "dut if",
m cfq0.vif)) begin
         `uvm error (get type name (), "DUT Interface not found !")
     end
     // Assign other parameters to the configuration object that has to be used in
testbench
      m cfg0.m verbosity = UVM HIGH;
      m cfg0.active = UVM ACTIVE;
  endfunction
         // [Recommended] By this phase, the environment is all set up so its good
to just print the topology for debug
  virtual function void end of elaboration phase (uvm phase phase);
      uvm top.print topology ();
  endfunction
   function void start of simulation phase (uvm phase phase);
```

```
super.start of simulation phase (phase);
      // [Optional] Assign a default sequence to be executed by the sequencer or
look at the run phase ...
      uvm config db#
(uvm_object_wrapper)::set(this,"m_top_env.my_agent.m_seqr0.main_phase",
                                       "default sequence",
base sequence::type id::get());
   endfunction
   // or [Recommended] start a sequence for this particular test
   virtual task run phase (uvm phase phase);
        my seq m seq = my seq::type id::create ("m seq");
        super.run phase(phase);
        phase.raise objection (this);
        m seq.start (m env.seqr);
        phase.drop objection (this);
   endtask
endclass
```

The UVM topology task print\_topology displays all instantiated components in the environment and helps in debug and to identify if any component got left out.

A test sequence object is built and started on the environment virtual sequencer using its start method.

### **Derivative Tests**

A base test helps in the setup of all basic environment parameters and configurations that can be overridden by derivative tests. Since there is no definition for build\_phase and other phases that are defined differently in dv\_wr\_rd\_register, its object will inherently call its parent's build\_phase and other phases because of inheritance. Function new is required in all cases and simulation will give a compilation error if its not found.

```
// Build a derivative test that launches a different sequence
// base_test <- dv_wr_rd_register_test
class dv_wr_rd_register_test extends base_test;
    `uvm_component_utils (dv_wr_rd_register_test)

function new(string name = "dv_wr_rd_register_test");
    super.new(name);
endfunction

// Start a different sequence for this test
    virtual task run_phase(uvm_phase phase);</pre>
```

```
wr_rd_reg_seq m_wr_rd_reg_seq =
wr_rd_reg_seq::type_id::create("m_wr_rd_reg_seq");

super.run_phase(phase);
phase.raise_objection(this);
m_wr_rd_reg_seq.start(m_env.seqr);
phase.drop_objection(this);
endtask
endclass
```

In this case, only run\_phase will be overriden with new definition in derived test and its super call will invoke the run phase of the base\_test.

Assume that we now want to run the same sequence as in dv\_wr\_rd\_register\_test but instead want this test to be run on a different configuration of the environment. In this case, we can have another derivative test of the previous class and define its build phase in a different way.

```
// Build a derivative test that builds a different configuration
// base_test <- dv_wr_rd_register_test <- dv_cfg1_wr_rd_register_test

class dv_cfg1_wr_rd_register_test extends dv_wr_rd_register_test;
    `uvm_component_utils (dv_cfg1_wr_rd_register_test)

function new(string name = "dv_cfg1_wr_rd_register_test");
    super.new(name);
    endfunction

// First calls base_test build_phase which sets m_cfg0.active to ACTIVE
    // and then here it reconfigures it to PASSIVE
    virtual function void build_phase(uvm_phase phase);
        super.build_phase(phase);
        m_cfg0.active = UVM_PASSIVE;
    endfunction
endclass</pre>
```

7 of 7